| Total nos. of prin | ited pages: 2 |  |
|--------------------|---------------|--|
|--------------------|---------------|--|

| Ro | 11 | N | o |  |
|----|----|---|---|--|
|    |    |   |   |  |

# PRANVEER SINGH INSTITUTE OF TECHNOLOGY **KANPUR**

Odd Semester

Session 2022-23

CT-I



| 0   |  |
|-----|--|
| 1/2 |  |
| )   |  |

| CO Computer Organization and Architecture (KCS-302) |                                                                                                                                                                                                              |  |
|-----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| CO<br>Number                                        | Course Outcome (Please include all COs of your Course here)                                                                                                                                                  |  |
| CO1                                                 | Able to define [1.Remember] and relate[1.Remember] the various components of digital system, register, bus architecture, addressing mode, pipelining and interrupt types with digital system.                |  |
| CO2                                                 | Able to describe [2.Understand] and discuss [2.Understand] the ALU and its micro operation, instruction format, instruction cycle, hardwired and microprogrammed control and various modes of data transfer. |  |
| CO3                                                 | Able to apply [3. Apply] & calculate [3. Apply] various arithmetic operation techniques using different hardware algorithms.                                                                                 |  |
| CO4                                                 | Able to differentiate [4. Analysis] and categorise [4. Analysis] various memory such as cache memory, auxiliary memory and virtual memory.                                                                   |  |

Time: 1.5 Hrs.

M. M. 15

#### Section A

### Q1. Attempt all questions:

(1X3 = 3 Marks)

- Define Stack and list the major operations performed in Stack organization of CPU. a) CO<sub>1</sub>
- Define control word. Specify the control word of the following micro-operations: b) CO1
  - i)  $R6 \leftarrow R6 + 1$
  - R4← shr R7 ii)
- Let SP =0000000 in the stack. How many items are there in the stack if: c) CO<sub>2</sub>
  - FULL = 1 and EMPTY = 0i)
  - ii) FULL = 0 and EMPTY = 1

## Section B

### Q2. Attempt all questions:

(2X4 = 8 Marks)

- Explain bus arbitration? Classify different types of bus arbitration with proper block a i) CO<sub>2</sub> diagram. Or
- Explain the General Register organization with block diagram of 32 registers. ii)

CO2

Illustrate bus architecture for 8 registers of size 4 bits each using multiplexers. bi)

CO<sub>3</sub>

Or

Illustrate bus architecture for 8 registers having 4 bits using three-state buffer. ii)

CO<sub>3</sub>

ci) Express into one address and zero address instruction of the following expression Express and evaluate the following infix expression into equivalent postfix form ii) CO<sub>2</sub> d i) Discuss an instruction format with different fields. Determine the micro-operations that CO<sub>2</sub> can be executed when the following control words are applied CO<sub>2</sub> **2)** 00000100000010 Describe the hardware that implements the following register transfer statements: ii) 2)  $x + yT2 : R2 \leftarrow R1, R1 \leftarrow R2$ CO<sub>2</sub>

# Section C

(4X1 = 4 Marks)

- Relate with the various addressing modes, an instruction is stored at location 400 with its i) field at location 401. The address field has the value 500. A processor register R1 contains CO<sub>1</sub> the number 200. Evaluate the effective address if the addressing mode of the instruction is (i) direct (ii) immediate (iii) relative (iv) register indirect
- A digital computer has a common bus system for 16 registers of 32 bits each. The bus is ii) CO<sub>1</sub> constructed with multiplexers.
  - a) How many selection inputs are there in each multiplexer?
  - b) What size of multiplexers are needed?

)3

c) How many multiplexers are there in the bus?